
Add to Cart
Features and benefits
Demultiplexing capability
Multiple input enable for easy expansion
Complies with JEDEC standard no. 7A
Ideal for memory chip select decoding
Active LOW mutually exclusive outputs
ESD protection: HBM EIA/JESD22-A114F exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V Multiple package options
Specified from −40 °C to +85 °C and from −40 °C to +125 °C
General description
The 74HC138; 74HCT138 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL).
The 74HC138; 74HCT138 decoder accepts three binary weighted address inputs (A0, A1 and A3) and when enabled, provides 8 mutually exclusive active LOW outputs (Y0 to Y7).
The 74HC138; 74HCT138 features three enable inputs: two active LOW (E1 and E2) and one active HIGH (E3). Every output is HIGH unless E1 and E2 are LOW and E3 is HIGH. This multiple enable function allows easy parallel expansion of the 74HC138; 74HCT138 to a 1-of-32 (5 lines to 32 lines) decoder with just four 74HC138; 74HCT138 ICs and one inverter.
Pinning information
STOCK LIST
INA193AIDBVR | 1780 | TI | 15+ | SOT-23 |
BD330 | 5500 | PHI | 13+ | TO-126 |
DS90CR287MTD | 4260 | NSC | 16+ | TSSOP-56 |
DSPIC33FJ64GS606-I/PT | 3600 | MICROCHIP | 14+ | QFP64 |
DAC7625U/1KG4 | 1600 | TI | 16+ | SOP-28 |
IRFZ44NS | 4500 | IR | 16+ | TO-263 |
HD74LS273P | 1520 | HIT | 15+ | DIP |
LMC6041IM | 30000 | NSC | 14+ | SOP-8 |
CXA3822M | 3002 | SONY | 10+ | SOP-16 |
CXA3820M | 2355 | SONY | 14+ | SOP |
A2601 | 5000 | AVAGO | 13+ | SOP-8/DIP-8 |
MAX4173FEUT+T | 13300 | MAXIM | 16+ | SOT |
PC123FY1 | 10000 | SHARP | 16+ | DIP |
MIC2026-2YMTR | 6376 | MICREL | 14+ | SOP |
OPA657U/2K5 | 8120 | TI | 16+ | SOIC-8 |
LT1963AES8 | 7034 | LT | 13+ | SOP-8 |
LT1963AEST-1.8 | 11930 | LT | 16+ | SOT-223 |
MK60FN1MOVLQ12 | 1010 | FREESCALE | 14+ | LQFP |
LT1963AEST-3.3 | 1974 | LT | 16+ | SOT-223 |
ADG758BCP | 2000 | AD | 15+ | QFN20 |
FAN5236MTCX | 1950 | FSC | 14+ | TSSOP28 |